## Quality assurance test of pixel detector ladders for VTX

T. Sumita,<sup>\*1</sup> Y. Akiba,<sup>\*1</sup> H. Asano,<sup>\*1,\*2</sup> T. Hachiya,<sup>\*1</sup> M. Kurosawa,<sup>\*1</sup> T. Moon,<sup>\*1,\*3</sup> H. Nakagomi,<sup>\*1,\*4</sup> C. Pancake,<sup>\*5</sup> H. Sako,<sup>\*1</sup> S. Sato,<sup>\*1</sup> A. Taketani,<sup>\*1</sup> and the PHENIX VTX group

A silicon vertex tracker (VTX) was installed in the PHENIX detector at the Relativistic Heavy Ion Collider. The VTX detector consists of two inner layers of silicon pixel detectors and two outer layers of silicon strip detectors. A pixel ladder is composed of a mechanical stave, four hybrid sensors<sup>1</sup>, and two readout buses. A hybrid sensor is an assembly consisting of a silicon pixel sensor and four readout chips (AL-ICE1LHCb<sup>2</sup>) bump-bonded to the sensor. One ladder has 16 readout chips and one readout chip has 8,192 pixels, with a pixel size of 425  $\mu$ m × 50  $\mu$ m, organized in 32 columns and 256 rows.

We fabricated new spare silicon pixel ladders. In order to ensure correct operation before the assembly of the VTX detector, quality assurance (QA) test of the ladders need to be performed. This report presents the results of the QA test for the ladders.

The QA test system consists of Silicon PIxel Read-Out (SPIRO) modules, Front-End Module (FEM), and NOVEC HFE-7200.<sup>3)</sup> The SPIRO modules provide all electricity, control the readout chip of the sensor module and read out pixel data The FEM is an interface between the SPIRO modules and the data acquisition system. NOVEC HFE-7200 was used to cool the readout chips. The following tests are performed for each ladder.

(1) Current consumption:

The current consumption of the analog and digital circuits of the readout chips are measured.

(2) JTAG functionality:

It is confirmed whether the configuration settings in the chip can be controlled by using Joint Test Action Group  $(JTAG^4)$  protocol.

- (3) Minimum threshold: For all chips, the minimum threshold in all pixels are determined.
- (4) Pulse test:Pulse test is to check for dead chips and connections. The test pulse from the pulsar inside the chip is transmitted to each pixel cell.
- (5) Test using a  $\beta$ -ray source (<sup>90</sup>Sr): Faulty bump bonds and the maximum efficiency are evaluated by  $\beta$ -source measurements

The ladder is biased at 10 V during the measurement.

A total of 7 ladders were tested, and correct operation of all the ladders was confirmed except for one lad-

<sup>\*4</sup> Department of Physics, University of Tsukuba



Fig. 1. Typical result of a readout chip in the source test. The horizontal and vertical axes represent pixel position along the column and row directions, respectively. Low gray-levels represents a low number of hits.

der. Four chips (one hybrid sensor) of the incorrectly working ladder did not respond to the tests because of a short circuit in the readout bus. A typical result of a readout chip in the source test is shown in Fig. 1. The inefficient area at the bottom of columns 1, 9, 17, and 25 is attributed to the presence of the test pulse signal generator on the readout chips, which affected the readout circuit.

In summary, QA tests for the seven new assembled pixel ladders were performed. The results confirmed that six ladders are working properly and that a part of one ladder is not functional. One of functional ladders will be used in the 2015 run.

## References

- T. Sumita et al.: RIKEN Accel. Prog. Rep. 47 230 (2013).
- 2) W. Snoeys et al.: Nucl. Instr. Meth. A 466, 366 (2001).
- M. Kurosawa et al.: RIKEN Accel. Prog. Rep. 43 208 (2010).
- 4) IEEE std 1149.1.

<sup>\*1</sup> RIKEN Nishina Center

<sup>\*&</sup>lt;sup>2</sup> Department of Physics, Kyoto University

<sup>\*&</sup>lt;sup>3</sup> Department of Physics, Yonsei University

<sup>&</sup>lt;sup>\*5</sup> Department of Physics, Stony Brook University